** SPICE file created for circuit nand2 ** Technology: scmos ** ** NODE: 0 = GND ** NODE: 1 = Vdd ** NODE: 2 = Error RLUMP0 100 101 62.0 RLUMP1 102 103 211.0 M0 101 103 1 1 pfet L=2.0U W=4.0U RLUMP2 104 105 211.0 RLUMP3 100 106 62.0 M1 1 105 106 1 pfet L=2.0U W=4.0U RLUMP4 107 108 20.5 RLUMP5 102 109 211.0 RLUMP6 100 110 62.0 M2 108 109 110 0 nfet L=2.0U W=4.0U RLUMP7 104 111 211.0 RLUMP8 107 112 20.5 M3 0 111 112 0 nfet L=2.0U W=4.0U ** NODE: 0 = GND! C0 107 0 12F ** NODE: 107 = 8_7_19# C1 100 0 29F ** NODE: 100 = Z C2 1 0 25F ** NODE: 1 = Vdd! ** NODE: 104 = B ** NODE: 102 = A VCC 1 0 5 VIN0 104 0 PWL ( 0NS 0 50N 0 100N 5 150N 5 200N 0 250N 0 300N 5 350N 5 + 400NS 0 450N 0 500N 5 550N 5 600N 0 650N 0 700N 5 750N 5 ) VIN1 102 0 PWL ( 0NS 0 50NS 0 100NS 0 150NS 0 200NS 5 250NS 5 300NS 5 350NS 5 + 400NS 0 450NS 0 500NS 0 550NS 0 600NS 5 650NS 5 700NS 5 750SN 5 ) **VIN2 ___ 0 PWL ( 0NS 0 50NS 0 100NS 0 150NS 0 200NS 0 250NS 0 300NS 0 350NS 0 **+ 400NS 5 450NS 5 500NS 5 550NS 5 600NS 5 650NS 5 700NS 5 750NS 5 ) .MODEL pfet PMOS .MODEL nfet NMOS .TRAN 1NSEC 750NSEC .END